**Kevin Weldon** 

## Software Debug and Control

January 2022



#### Goals

- To demonstrate a platform which can be used to set control registers and read/respond to status (CSR) registers
- Gain familiarity with Platform Designer as a tool to quickly design address mapped interfaces
- Lean the basics of Intel's Tcl API
- Utilize Nios V design to demonstrate CSR access
- Understand the Nios V tool flow
- Obtain complete working example designs of both the Tcl and C flows

#### Tools Utilized in Example Designs

- Platform Design
  - System integration tool used to automatically generate interconnect logic connect IP and subsystems
- Nios V
  - Next generation soft processor based on the open-source RISC-V Instruction Set
- JTAG to Avalon Bridge
  - IP core providing a connection between host systems (desktop computer) and an Avalon memory mapped Platform Designer System
- Avalon Interface
  - Defines a memory mapped and streaming interface standard to communicate between IP blocks in Platform Designer

#### Documentation / Instructions

- •JTAG\_Read\_Write\_Example\_Guide\_Tcl.pdf
- NiosV\_Read\_Write\_Example\_Guide\_C.pdf

# Debug and Control Using TCL



#### Platform Designer System – JTAG to Avalon Bridge

| Use  | Connections                                  | Name                  | Description                                | Export                 |
|------|----------------------------------------------|-----------------------|--------------------------------------------|------------------------|
| V    |                                              | === clock_in          | Clock Bridge Intel FPGA IP                 | i i                    |
|      | D-                                           |                       | Clock Input                                | cik                    |
|      | $\overline{}$                                | → out_clk             | Clock Output                               | Double-click to export |
| V    |                                              | ⊟ =□= reset_in        | Reset Bridge Intel FPGA IP                 |                        |
|      | <b>♦</b> →                                   | <b>▶</b> clk          | Clock Input                                | Double-click to export |
|      | D-                                           | ▶ in_reset            | Reset Input                                | reset                  |
|      | ~~~                                          | → out_reset           | Reset Output                               | Double-click to export |
| V    |                                              | ⊟ :□: master_0        | JTAG to Avalon Master Bridge Intel FPGA IP |                        |
| 1000 | <b>♦  </b>                                   | <b>■</b> clk          | Clock Input                                | Double-click to export |
|      | $\downarrow$ $\diamond$ $\rightarrow$        | ► clk_reset           | Reset Input                                | Double-click to export |
|      | $    \rangle \longrightarrow$                | → master_reset        | Reset Output                               | Double-click to export |
|      | $      \sim$                                 | → master              | Avalon Memory Mapped Host                  | Double-click to export |
| V    |                                              | ⊟ =□= ram_32bit       | On-Chip Memory (RAM or ROM) Intel FPGA IP  |                        |
|      | <u>♦                                    </u> | cik1                  | Clock Input                                | Double-click to export |
|      | $       \downarrow \longrightarrow $         | <b>►</b> s1           | Avalon Memory Mapped Agent                 | Double-click to export |
|      | <del>           </del>                       | ► reset1              | Reset Input                                | Double-click to export |
| V    |                                              | == pio_8bit           | PIO (Parallel I/O) Intel FPGA IP           |                        |
|      | $\longleftrightarrow$                        | <b>►</b> clk          | Clock Input                                | Double-click to export |
|      | <b>→ → </b> → →                              | <b>►</b> reset        | Reset Input                                | Double-click to export |
|      | <b>↓</b> →                                   | <b>►</b> s1           | Avalon Memory Mapped Agent                 | Double-click to export |
|      | p-0                                          | ■ external_connection | Conduit                                    | pio_8bit               |

### Platform Designer System – Address Map



#### Platform Designer System – Block View



#### Top Level System – Block View



#### Reset Control Using Tcl

- toggle\_issp.tcl script is used to toggle the reset register contained within the FPGA
  - The script makes a connection to the FPGA through JTAG
  - The In System Sources and Probes (ISSP) reset register instantiated in the design is then toggled, providing a reset to the system

```
start_insystem_source_probe -hardware_name $hardware2use -device_name $device write_source_data -instance_index $ISSP_INDEX -value "1" after $RESET_MS write_source_data -instance_index $ISSP_INDEX -value "0" end_insystem_source_probe
```

Programmable Solutions Group Intel Confidential intel

#### Debug & Control Tcl Script

The read\_write\_example.tcl script is used to interface with the FPGA.

```
set PIO 8BIT BASE 0x00000000
set RAM 32BIT BASE 0x00000100
# Open the service path #
set jm [get jtag master];
puts "Opening master: $jm\n"
open service master $jm
#####################################
# Write to the first location in the 32-bit RAM
master write 32 $jm $RAM 32BIT BASE 0x01234567
# Write to the second location in the 32-bit RAM
master write 32 $jm [expr $RAM 32BIT BASE+4] 0x89ABCDEF
# Read the first location in the 32-bit RAM
set read value [master read 32 $jm $RAM 32BIT BASE 1]
puts "Read $read value at address $RAM 32BIT BASE"
# Read the second location in the 32-bit RAM
set read value [master read 32 $jm [expr $RAM 32BIT BASE+4] 1]
puts "Read $read value at address 0x[format %08X [expr $RAM 32BIT BASE+4]]"
# Blink the LED #
puts "\nBlinking LED for 10 seconds";
for {set i 0} {$i<10} {incr i} {
    master write 8 $jm $PIO 8BIT BASE 0x01
    after 500;
    master write 8 $jm $PIO 8BIT BASE 0x00
    after 500:
close service master $jm
return 0;
```

#### Example Project Contents

| Filename                                   | Description                                                                                              |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------|
| cleanup.bat                                | Removes all restored and generated files.                                                                |
| compile_design.bat                         | Compiles the FPGA from a Windows Prompt.                                                                 |
| JTAG_Read_Write_Exampl<br>e_Guilde_TCL.pdf | Description and instructions for the example design.                                                     |
| open_cmd_prompt.bat                        | Opens a Windows Command Prompt in the present working directory.                                         |
| path_env_check.bat                         | Windows batch file to help check correctness of PATH environment variable.                               |
| program_fpga.bat                           | Windows batch file script to run the program_fpga.tcl and toggle_issp.tcl scripts from a Windows Prompt. |
| program_fpga.tcl                           | Tcl script to assist in the programming of the FPGA.                                                     |
| read_write_example.tcl                     | Software application file written in tcl.                                                                |
| restore_qar.bat                            | Windows batch file script to restore the Quartus project from the Quartus archive (.qar file)            |
| run_app.bat                                | Windows batch file script to run the read_write_example.tcl application.                                 |
| toggle_issp.tcl                            | Tcl script to toggle the internal reset register using In System Sources and Probes (ISSP).              |
| top_21_4_0_67.qar                          | Quartus project archive file, including Platform Designer system and Verilog files.                      |

- cleanup.bat
- compile\_design.bat
- NiosV\_Read\_Write\_Example\_Guide\_TCL.pdf
- open\_cmd\_prompt.bat
- path\_env\_check.bat
- program\_fpga.bat
- program\_fpga.tcl
- read\_write\_example.tcl
- read\_write\_example.tcl~
- restore\_qar.bat
- run\_app.bat
- (a) toggle\_issp.tcl
- 🥵 top\_21\_4\_0\_67.qar

## Demo



# Debug and Control Using C



#### Platform Designer System – JTAG to Avalon Bridge

| Connections                                  | Name                   | Description                            | Export                |
|----------------------------------------------|------------------------|----------------------------------------|-----------------------|
|                                              | === clock_in           | Clock Bridge Intel FPGA IP             |                       |
| ₽                                            | ■ in_clk               | Clock Input                            | clk                   |
|                                              | - out_clk              | Clock Output                           | Double-click to expor |
|                                              | == reset_in            | Reset Bridge Intel FPGA IP             |                       |
|                                              | <b>■</b> clk           | Clock Input                            | Double-click to expor |
| ⊳                                            | ■ in_reset             | Reset Input                            | reset                 |
| $\overline{}$                                | → out_reset            | Reset Output                           | Double-click to expor |
|                                              | ⊟ =□= cpu              | Nios V/m Processor Intel FPGA IP       |                       |
| <del> </del> →                               | ■ clk                  | Clock Input                            | Double-click to expor |
| <b>♦</b> →                                   | <b>►</b> reset         | Reset Input                            | Double-click to expor |
| $  \longrightarrow$                          | ■ platform_irq_rx      | Interrupt Receiver                     | Double-click to expor |
| $    \subset \subset$                        | ■ instruction_manager  | AXI4 Manager                           | Double-click to expor |
| $      \sim$                                 | ■ data_manager         | AXI4 Manager                           | Double-click to expor |
|                                              | ■ timer_sw_agent       | Avalon Memory Mapped Agent             | Double-click to expor |
| $      \downarrow \downarrow \rightarrow$    | ■ dm_agent             | Avalon Memory Mapped Agent             | Double-click to expor |
|                                              | = tata_instruction_ram | On-Chip Memory (RAM or ROM) Intel FPGA | l                     |
| $++++\rightarrow$                            | ■ clk1                 | Clock Input                            | Double-click to expor |
| ♦ ♦ →                                        | <b>►</b> s1            | Avalon Memory Mapped Agent             | Double-click to expor |
| $\downarrow$                                 | ■ reset1               | Reset Input                            | Double-click to expor |
|                                              | ⊟ : jtag_uart          | JTAG UART Intel FPGA IP                |                       |
| $+++\rightarrow$                             | ■ clk                  | Clock Input                            | Double-click to expor |
| $\downarrow$                                 | <b>▶</b> reset         | Reset Input                            | Double-click to expor |
| \( \dots \)                                  | ■ avalon_jtag_slave    | Avalon Memory Mapped Agent             | Double-click to expor |
| <b>│                                    </b> | <b>p</b> → irq         | Interrupt Sender                       | Double-click to expor |
|                                              | ⊟ =□= pio_8bit         | PIO (Parallel I/O) Intel FPGA IP       |                       |
| +                                            | ■ clk                  | Clock Input                            | Double-click to expor |
| <b>+</b> + +                                 | <b>■</b> reset         | Reset Input                            | Double-click to expor |
|                                              | <b>■</b> s1            | Avalon Memory Mapped Agent             | Double-click to expor |
| 00                                           | ■ external_connection  | Conduit                                | pio_8bit              |
|                                              | ⊟ :□: ram_32bit        | On-Chip Memory (RAM or ROM) Intel FPGA |                       |
| +                                            | clk1                   | Clock Input                            | Double-click to expor |
| o- <b>→</b> →                                | <b>p</b> → s1          | Avalon Memory Mapped Agent             | Double-click to expor |
| $\leftarrow$                                 | ► reset1               | Reset Input                            | Double-click to expor |

#### Platform Designer System – Block View



#### Top Level System – Block View



Programmable Solutions Group Intel Confidential intel

17

#### Block Diagram Comparison



18

#### Debug & Control C Program

 The read\_write\_example.c program is used to interface with the rest of the FPGA

IOWR\_32DIRECT(RAM\_32BIT\_BASE, 0,0x01234567);

The above command is similar to the following C instruction:

\*(uint32\_t\*)(RAM\_32BIT\_BASE) = 0x01234567;

And is équivalent to the following Tcl API command:

master\_write\_32 \$jm \$RAM\_32BIT\_BASE 0x01234567

```
#include <stdio.h>
#include <io.h>
#include "system.h"
#include <unistd.h>
int main() {
 int read value;
  // Read and write 32-bit RAM //
 // Write to the first location in the 32-bit RAM
 IOWR 32DIRECT(RAM 32BIT BASE, 0, 0x01234567);
 // Write to the second location in the 32-bit RAM
 IOWR 32DIRECT(RAM 32BIT BASE, 4, 0x89ABCDEF);
 // Read the first location in the 32-bit RAM
 read value = IORD 32DIRECT(RAM 32BIT BASE, 0);
 printf("Read 0x%08X at address 0x%08X\n", read value, RAM 32BIT BASE);
 // Read the second location in the 32-bit RAM
 read_value = IORD_32DIRECT(RAM_32BIT_BASE,4);
 printf("Read 0x%08X at address 0x%08X\n", read value, RAM 32BIT BASE+4);
 // Blink the LED //
 printf("\nBlinking LED for 10 seconds\n");
  for (int i=0; i<10; i++) {
   IOWR 8DIRECT(PIO 8BIT BASE, 0, 0x01);
   usleep(500000);
   IOWR 8DIRECT(PIO 8BIT BASE, 0, 0x00);
   usleep(500000);
 printf("\nCTRL-C to exit\n");
  return 0;
```

#### Code comparison

```
#include <stdio.h>
#include <io.h>
#include "system.h"
#include <unistd.h>
int main() {
 int read value;
 // Read and write 32-bit RAM //
 // Write to the first location in the 32-bit RAM
 IOWR_32DIRECT(RAM_32BIT_BASE, 0, 0x01234567);
 // Write to the second location in the 32-bit RAM
 IOWR 32DIRECT(RAM 32BIT BASE, 4, 0x89ABCDEF);
 // Read the first location in the 32-bit RAM
 read value = IORD 32DIRECT(RAM 32BIT BASE, 0);
 printf("Read 0x%08X at address 0x%08X\n", read value, RAM 32BIT BASE);
 // Read the second location in the 32-bit RAM
 read value = IORD 32DIRECT(RAM 32BIT BASE, 4);
 printf("Read 0x%08X at address 0x%08X\n", read value, RAM 32BIT BASE+4);
 // Blink the LED //
 printf("\nBlinking LED for 10 seconds\n");
 for (int i=0; i<10; i++) {
   IOWR 8DIRECT(PIO 8BIT BASE, 0, 0x01);
   usleep (500000);
   IOWR 8DIRECT(PIO 8BIT BASE, 0, 0x00);
   usleep(500000);
 printf("\nCTRL-C to exit\n");
 return 0;
```

```
proc main {} {
    set PIO 8BIT BASE 0x00000000
   set RAM 32BIT BASE 0x00000100
    ###########################
    # Open the service path #
    ##############################
    set jm [get jtag master];
    puts "Opening master: $im\n"
    open service master $jm
    ####################################
    # Write to the first location in the 32-bit RAM
    master write 32 $jm $RAM 32BIT BASE 0x01234567
    # Write to the second location in the 32-bit RAM
    master write 32 $jm [expr $RAM 32BIT BASE+4] 0x89ABCDEF
    # Read the first location in the 32-bit RAM
    set read value [master read 32 $jm $RAM 32BIT BASE 1]
    puts "Read $read value at address $RAM 32BIT BASE"
    # Read the second location in the 32-bit RAM
    set read value [master read 32 $jm [expr $RAM 32BIT BASE+4] 1]
    puts "Read $read value at address 0x[format %08X [expr $RAM 32BIT BASE+4]]"
    # Blink the LED #
    puts "\nBlinking LED for 10 seconds";
    for {set i 0} {$i<10} {incr i} {
        master write 8 $jm $PIO 8BIT BASE 0x01
        after 500;
       master write 8 $jm $PIO 8BIT BASE 0x00
        after 500;
    close service master $jm
    return 0:
```

#### Example Project Contents

| Filename                              | Description                             |
|---------------------------------------|-----------------------------------------|
| Makefile                              | Makefile to build and manage FPGA       |
|                                       | and software application projects.      |
| NiosV_Read_Write_Example_Guilde_C.pdf | Descriptions and instructions for the   |
|                                       | example design.                         |
| open_cmd_prompt.bat                   | Opens a Windows Command Prompt          |
|                                       | in the present working directory.       |
| path_env_check.bat                    | Window batch file to help check         |
|                                       | correctness of PATH environment         |
|                                       | variable.                               |
| program_fpga.tcl                      | Tcl script to assist in the             |
|                                       | programming of the FPGA.                |
| read_write_example.c                  | Software application file written in    |
|                                       | C.                                      |
| toggle_issp.tcl                       | Tcl script to toggle the internal reset |
|                                       | register using In System Sources and    |
|                                       | Probes (ISSP).                          |
| top_21_4_0_67.qar                     | Quartus project archive file.           |
|                                       | Including Platform Designer system      |
|                                       | and top-level System Verilog file.      |



NiosV\_Read\_Write\_Example\_Guide\_C.pdf

open\_cmd\_prompt.bat

path\_env\_check.bat

program\_fpga.tcl

read\_write\_example.c

(a) toggle\_issp.tcl

🧩 top\_21\_4\_0\_67.qar

#### Software Required for Nios V

- a. GNU RISC-V Embedded GCC
  - i. https://github.com/xpack-dev-tools/riscv-none-embed-gcc-xpack/releases/tag/v8.3.0-2.3
  - ii. Download file: xpack-riscv-none-embed-gcc-8.3.0-2.3-win32-x64.zip
  - iii. Extract file in Quartus install directory
    - 1. C:\intelFPGA\_pro\22.1\niosv
- b. CMake packages for binary distributes
  - i. <a href="https://cmake.org/download/">https://cmake.org/download/</a>
  - ii. Download file: cmake-3.21.4-windows-x86 64.zip
  - iii. Extract file in Quartus install directory
    - 1. C:\intelFPGA\_pro\22.1\niosv
- c. xPack Windows Build Tools
  - i. <a href="https://github.com/xpack-dev-tools/windows-build-tools-xpack/releases/">https://github.com/xpack-dev-tools/windows-build-tools-xpack/releases/</a>
  - ii. Download file: xpack-windows-build-tools-4.2.1-2-win32-x64.zip
  - iii. Extract file in Quartus install directory
    - 1. C:\intelFPGA\_pro\22.1\niosv

## Software Required for Nios V

| → This PC → OSDisk (C;) → intelFPGA_pro → 22.1 → niosv |                    |             |  |  |  |
|--------------------------------------------------------|--------------------|-------------|--|--|--|
| Name                                                   | Date modified      | Туре        |  |  |  |
| bin bin                                                | 4/20/2022 7:55 AM  | File folder |  |  |  |
| cmake-3.21.4-windows-x86_64                            | 4/26/2022 10:03 AM | File folder |  |  |  |
| components                                             | 4/20/2022 7:55 AM  | File folder |  |  |  |
| examples                                               | 4/20/2022 7:55 AM  | File folder |  |  |  |
| scripts                                                | 4/20/2022 7:55 AM  | File folder |  |  |  |
| xpack-riscv-none-embed-gcc-8.3.0-2.3                   | 4/26/2022 10:04 AM | File folder |  |  |  |
| xpack-windows-build-tools-4.2.1-2                      | 4/26/2022 10:03 AM | File folder |  |  |  |

intel Programmable Solutions Group Intel Confidential

#### Path Environment Variable for Nios V

C:\intelFPGA\_pro\21.4\niosv\xpack-riscv-none-embed-gcc-8.3.0-2.3\bin

C:\intelFPGA\_pro\21.4\niosv\xpack-windows-build-tools-4.2.1-2\bin

C:\intelFPGA\_pro\21.4\niosv\cmake-3.21.4-windows-x86\_64\bin

C:\intelFPGA\_pro\21.4\quartus\sopc\_builder\bin

C:\intelFPGA\_pro\21.4\niosv\bin

C:\intelFPGA\_pro\21.4\quartus\bin64

C:\intelFPGA\_pro\21.4\syscon\bin

#### Verify Path Correctness

```
C:\work\NiosV\NiosV Read Write Example>path env check.bat
This script will check to ensure your PATH environment variable
is set correctly.
Testing xpack-riscv-none-embed-gcc path...
C:\intelFPGA pro\21.4\niosv\xpack-riscv-none-embed-gcc-8.3.0-2.3\bin\riscv-none-embed-ar.exe
Testing xpack-windows-build-tools path...
C:\intelFPGA pro\21.4\niosv\xpack-windows-build-tools-4.2.1-2\bin\make.exe
C:\cygwin64\bin\make.exe
Testing cmake path...
C:\intelFPGA pro\21.4\niosv\cmake-3.21.4-windows-x86 64\bin\cmake.exe
Testing sopc builder path...
C:\intelFPGA pro\21.4\quartus\sopc builder\bin\qsys-edit.exe
Testing niosv path...
C:\intelFPGA pro\21.4\niosv\bin\niosv-app.exe
Testing quartus path...
C:\intelFPGA pro\21.4\quartus\bin64\quartus sh.exe
C:\work\NiosV\NiosV Read Write Example>
```

```
Testing quartus path...
INFO: Could not find files for the given pattern(s).
```

## Demo



#